Design of highly reusable interface for AHB verification module
Author
Abstract

Protocol Verification - Bus protocols are critical for the operation of a system as all communications are handled through the bus by following a predetermined structure. An IP is designed to verify if the system follows the specified protocol for seamless communications between multiple blocks in the system. As the process technology decreases the number of sub-blocks in the system also increases thus the verification complexity increases. In Traditional verification architecture, the design under test (DUT) signals are individually connected to the verification environment by binding the interface to the subblocks, signals are encapsulated and simplified to handle. In this work, an AHB verification module is designed by employing the interface binding technique.

Year of Publication
2022
Date Published
apr
Publisher
IEEE
Conference Location
Coimbatore, India
ISBN Number
978-1-66548-094-9
URL
https://ieeexplore.ieee.org/document/9780767/
DOI
10.1109/ICDCS54290.2022.9780767
Google Scholar | BibTeX | DOI